

## **About this document**

### **Scope and purpose**

AN220118 briefly introduces you to TRAVEO™ T2G family, an Arm® Cortex®-M4F, M7, and M0+-based microcontroller. This application note also guides you to set up the TRAVEO™ T2G development environment.

## **Associated part family**

TRAVEO™ T2G family CYT2/CYT3/CYT4 series

## **Table of contents**

| Abou   | ıt this document                                           | 1  |
|--------|------------------------------------------------------------|----|
| Table  | e of contents                                              | 1  |
| 1      | Introduction                                               | 3  |
| 2      | Feature set                                                | 4  |
| 2.1    | CYT2B series                                               | 4  |
| 2.1.1  | Function summary                                           | 4  |
| 2.2    | CYT4B series                                               | 5  |
| 2.2.1  | Function summary                                           | 6  |
| 2.3    | CYT4D series                                               | 7  |
| 2.3.1  | Function summary                                           | 7  |
| 2.4    | Other series                                               | 8  |
| 3      | Development environment and tools                          | 9  |
| 3.1    | Evaluation board                                           | g  |
| 3.1.1  | Functions available on the base board                      | g  |
| 3.1.2  | Connection diagram with tools                              | 10 |
| 3.2    | Sample driver library                                      | 11 |
| 3.2.1  | SDL structure                                              | 11 |
| 3.2.2  | CPU (CM0+ and CM4) startup sequence for CYT2B series       | 14 |
| 3.2.3  | CPU (CM0+ and CM7) startup sequence for CYT4B/CYT4D series | 14 |
| 3.2.4  | Startup flow example                                       | 15 |
| 3.2.5  | Sample code                                                | 18 |
| 3.3    | Peripheral drivers                                         | 24 |
| 3.3.1  | Peripheral drivers list                                    | 24 |
| 3.4    | Example usage of SDL with GHS MULTI                        |    |
| 3.4.1  |                                                            |    |
| 3.4.2  |                                                            |    |
| 3.4.3  | Setup debug script and configuration files                 | 26 |
| 3.4.4  | ·                                                          |    |
| 3.4.4. | 66 6                                                       |    |
| 3.4.4. | ,                                                          |    |
| 3.5    | Example usage of SDL with IAR embedded workbench for Arm®  | 35 |
|        |                                                            |    |



## Introduction

| 3.5.1   | Environment for SDL                         | 35 |
|---------|---------------------------------------------|----|
| 3.5.2   | Install GHS MULTI and SDL                   | 35 |
| 3.5.3   | Setup with IAR EWARM                        | 35 |
| 3.5.3.1 |                                             |    |
| 3.5.3.2 | Debugging with download on the Flash memory | 38 |
| 3.6     | Development tools                           | 41 |
| 3.7     | Flash programming tools                     | 42 |
| 4       | Summary                                     | 43 |
| 5       | Glossary                                    | 44 |
|         | Related documents                           |    |
|         | on history                                  |    |
|         |                                             |    |



### Introduction

#### Introduction 1

This application note provides an overview of the feature set and describes the development environment and tools to get started with the CYT2, CYT3, and CYT4 series of MCUs from the TRAVEO™ T2G family. Every member of these series includes an Arm® Cortex®-M based CPU core with CAN FD, memory, and analog and digital peripheral functions in a single chip. The CYT2 series has one Arm® Cortex®-M4F-based CPU (CM4) and Cortex®-M0+-based CPU (CM0+). The CYT4 series has two Arm® Cortex®-M7-based CPUs (CM7) and CM0+. The CYT3 series has one CM7 and CM0+. The product lineup of the CYT2B series features 64-pin to 176-pin LQFP packages. The product lineup of the CYT4B series features 176-pin TEQFP to 320-BGA packages. The product lineup of the CYT4D series features 327-BGA and 500-BGA package. The product lineup of the CYT3BB and CYT4BB series features 100-pin TEQFP to 272-BGA packages. To better understand the functionality described and terminology used in this application note, it is a good idea to read the "Getting Started" chapter of the architecture technical reference manual (TRM). See **Related** in this application note for more details.



#### Feature set

#### 2 Feature set

#### 2.1 **CYT2B** series

CYT2B series comprises TRAVEO™ T2G MCUs targeted at automotive systems such as body-control units. These devices are based on Arm® Cortex®-M4 CPU for primary processing, along with a separate Cortex®-M0+ CPU for peripheral and security processing. They are manufactured using an advanced 40-nm process. Each device supports automotive body-control functions such as Controller Area Network with Flexible Data-Rate (CAN FD) and Local Interconnect Network (LIN). These products enable a secure computing platform, and incorporate Infineon' low-power flash memory, along with multiple high-performance analog and digital functions. Figure 1 shows the block diagram of CYT2B9.



Figure 1 **Block diagram of CYT2B9** 

#### 2.1.1 **Function summary**

- Dual-CPU subsystem
  - 160-MHz 32-bit CM4 with single-cycle multiply, floating point, and memory protection unit (MPU)
  - 100-MHz 32-bit CM0+ with MPU
- Integrated memories
  - Up to 2112 KB (1984 KB + 128 KB) of code flash along with up to 128 KB (96 KB + 32 KB) of work flash
  - Read-While-Write (RWW) allows updating the code flash/work flash while executing from code flash
  - Support for single and dual bank mode
- - Increased data rate compared to classic CAN, only limited by physical layer topology and devices (transceivers)
  - Supports up to 8 Mbps
  - Supports up to six CAN FD channels



#### **Feature set**

- Conforms to ISO 11898-1:2015 standard
- CXPI (supported only on CYT2B9; not supported on CYT2B7)
- · Crypto engine
- Functional safety for ASIL-B
- Low-power 2.7 V to 5.5 V operation
- Debug interface
- JTAG controller and interface compliant with IEEE-1149.1-2001, SWD protocol
  - Flash programming on JTAG I/F and SWD
- Compatible with industry-standard tools
  - Green Hills Software (GHS) MULTI or IAR Embedded Workbench for Arm® (EWARM) for code development and debugging
  - Supports Arm® Embedded Trace Macrocell (ETM) trace for Cortex®-M4 processor
- Package lineup: LQFP-64/80/100/144/176 pin

### 2.2 CYT4B series

CYT4B series comprises TRAVEO™ T2G MCUs targeted at automotive systems such as high-end body control units. These devices have two CM7 CPUs for primary processing, and a CM0+ CPU for peripheral and security processing. They are manufactured using an advanced 40-nm process. Each device supports automotive body control functions such as CAN FD, LIN, Gigabit Ethernet, and FlexRay. These products enable a secure computing platform, and incorporate Infineon' low-power flash memory, along with multiple high-performance analog and digital functions. **Figure 2** shows the block diagram of CYT4BF.



Figure 2 Block diagram of CYT4BF



### **Feature set**

#### 2.2.1 **Function summary**

- Dual-CPU subsystem
  - Two 350-MHz 32-bit Arm® Cortex®-M7 CPUs, each with single-cycle multiply, and single/double-precision floating point unit (FPU) and memory protection unit (MPU)
  - 100-MHz 32-bit CM0+ with MPU
- Integrated memories
  - Up to 8384 KB (8128 KB + 256 KB) of code flash along with up to 256 KB (192 KB + 64 KB) of work flash
  - Read-While-Write (RWW) allows updating the code flash/work flash while executing from code flash
  - Support for single and dual bank mode
- CAN FD
  - Increased data rate compared to classic CAN, only limited by physical layer topology and devices (transceivers)
  - Supports up to 8 Mbps
  - Supports up to 10 CAN FD channels
  - Conforms to ISO11898-1:2015 standard
- Ethernet MAC
  - Up to 2 ch  $\times$  10/100/1000
- FlexRay
  - 1 interface of FlexRay supporting ch A and ch B (option)
- SMIF (Serial Memory Interface)
  - HYPERBUS™, single SPI, dual SPI, quad SPI, octal SPI
- - embedded MultiMediaCard (eMMC), or Secure Digital (SD), or SDIO (Secure Digital Input Output)
- Audio
  - Three Inter-IC Sound (I<sup>2</sup>S)/Time Division Multiplexing (TDM) interfaces
- · Crypto engine
- Functional safety for ASIL-B
- Single power supply:  $V_{DDD}$ =2.7 V to 5.5 V (Up to 300 mA) / dual power supply:  $V_{DDD}$ = 2.7 V to 5.5 V and  $V_{CCD}$ = 1.15 V (Exceeds 300 mA)
- Debug interface
- JTAG controller and interface compliant IEEE-1149.1-2001, SWD protocol
  - Flash programming on JTAG I/F and SWD
- Compatible with industry-standard tools
  - GHS/MULTI or IAR EWARM for code development and debugging
  - Supports Arm® Embedded Trace Macrocell (ETM) trace for Cortex®-M7 processor
- Package lineup: TEQFP-176 pin, BGA-272, BGA-320



### **Feature set**

#### 2.3 **CYT4D** series

CYT4D series comprises TRAVEO™ T2G MCUs targeted at automotive systems such as instrument clusters and Head-Up Displays (HUD). These devices have a 2D graphics engine, sound processing, two Arm® Cortex®-M7 CPUs for primary processing, and a CM0+ CPU for peripheral and security processing. These devices contain embedded peripherals supporting CAN FD, LIN, Clock Extension Peripheral Interface (CXPI), and Gigabit Ethernet. They are manufactured using an advanced 40-nm process. CYT4D incorporates Infineon' low-power flash memory, multiple high-performance analog and digital peripherals, and enables the creation of a secure computing platform. Figure 3 shows the block diagram of CYT4DN.



Figure 3 **Block diagram of CYT4DN** 

#### **Function summary** 2.3.1

- Graphics subsystem
  - Supports 2D and 2.5D (perspective warping, 3D effects) graphics rendering
  - Up to 24-bit color resolution (RGB)
  - 4096 KB embedded video RAM memory (VRAM)
  - Up to two video output interfaces supporting two displays, including:
    - o One parallel RGB (max display size: 1600 × 600)
    - Two FPD-link/LVDS single (max display size: 1920 × 720)
    - One FPD-link/LVDS dual (max display size is 2880 × 1080)
  - One capture engine for video input processing for ITU 656 or parallel RGB/YUV input, which can either of the following:
    - RGB (maximum capture size 1600 × 600)
    - Four-Lane MIPI CSI-2 interface for up to wide-HD resolution video input (maximum capture size 1920 × 720, two lanes and 2880 × 1080, four lanes)
    - ITU656 (standard camera capture, up to 800 × 480)
- Sound subsystem
  - Supports four I<sup>2</sup>S interfaces based on NXP I<sup>2</sup>S bus specifications for connecting digital audio devices
  - Four TDM interfaces



### **Feature set**

- Two pulse-code modulation-pulse width modulation (PCM-PWM) interfaces
- Up to five sound generator (SG) interfaces
- Two PCM audio stream mixers with five input streams
- One audio digital-to-analog converter (DAC)
- Dual-CPU subsystem
  - Two 320-MHz 32-bit Arm® Cortex®-M7 CPUs, each with single-cycle multiply, and single/double-precision floating point unit (FPU) and memory protection unit (MPU)
  - 100-MHz 32-bit CM0+ with MPU
- Integrated memories
  - Up to 6336 KB (6080 KB + 256 KB) of code flash along with up to 128 KB (96 KB + 324 KB) of work flash
  - Read-While-Write (RWW) allows updating the code flash/work flash while executing from code flash
  - Support for single and dual bank mode
- CAN FD
  - Increased data rate compared to classic CAN, only limited by physical layer topology and devices (transceivers)
  - Supports up to 8 Mbps
  - Supports up to four CAN FD channels
  - Conforms to ISO11898-1:2015 standard
- Ethernet MAC
  - $-1 ch \times 10/100/1000$
- SMIF (Serial Memory Interface)
  - HYPERBUS™, single SPI, dual SPI, quad SPI, octal SPI
- Crypto engine
- Functional safety for ASIL-B
- Single power supply:  $V_{DDD} = 2.7 \text{ V}$  to 5.5 V (Up to 300 mA) / dual power supply:  $V_{DDD} = 2.7 \text{ V}$  to 5.5 V and  $V_{CCD} =$ 1.15 V (Exceeds 300 mA)
- Debug interface
- JTAG controller and interface compliant IEEE-1149.1-2001, SWD protocol
  - Flash programming on JTAG I/F and SWD
- Compatible with industry-standard tools
  - GHS/MULTI or IAR EWARM for code development and debugging
  - Supports Arm® Embedded Trace Macrocell (ETM) trace for Cortex®-M7 processor
- Package lineup: BGA-500

#### Other series 2.4

For the block diagram and function summary of other series, see the **device datasheet**.



### **Development environment and tools**

#### **Development environment and tools** 3

#### **Evaluation board** 3.1

CYTVII-B-E-1M/CYTVII-B-8M/CYTVII-C-2D-6M evaluation kit is used by combining two boards. The CPU board (CYTVII-B-E-1M-xxx-CPU/CYTII-B-H-xxx-CPU) is meant to plug into the base board (CYTVII-B-E-BB). The CYTVII-C-2D-6M-xxx-CPU board is used standalone. Together with the base board, the CPU board provides access to all peripherals, resulting in a fully featured evaluation platform. CYTVII-B-E-1M-xxx-CPU/CYTII-B-H-8M-xxx-CPU/CYTVII-C-2D-6M-xxx-CPU has Cortex® debug, Cortex® debug+ETM, Arm® standard JTAG, and Arm® Mictor-38 connectors for the debug interface. The evaluation board can be used for evaluation of device performance and development of software. For more information on board details, see the evaluation board user guide.



Figure 4 **Evaluation board** 

Table 1 **CPU** board part number

| Board                  | Part number      |
|------------------------|------------------|
|                        | CYT2B7/B9 series |
| CYTVII-B-E-1M -176-CPU | 176-pin LQFP     |
| CYTVII-B-E-1M -144-CPU | 144-pin LQFP     |
| CYTVII-B-E-1M -100-CPU | 100-pin LQFP     |
| CYTVII-B-E-1M -80-CPU  | 80-pin LQFP      |
| CYTVII-B-E-1M -64-CPU  | 64-pin LQFP      |
|                        | CYT4B series     |
| CYTVII-B-H-8M -320-CPU | 320-ball BGA     |
| CYTVII-B-H-8M -272-CPU | 272-ball BGA     |
| CYTVII-B-H-8M-176-CPU  | 176-pin TEQFP    |
|                        | CYT4D series     |
| CYTVII-C-2D-6M-500-CPU | 500-ball BGA     |
| CYTVII-C-2D-6M-327-CPU | 327-ball BGA     |

#### Functions available on the base board 3.1.1

Table 2 Resource list of CYTVII-B-E-BB

| Components       | Description                                                                                  | Availability |
|------------------|----------------------------------------------------------------------------------------------|--------------|
| CAN FD           | Connector (D-sub 9-pin) and transceiver (TJA1057GT, 6 channels and TJA1145T/FDJ, 4 channels) | 10 channels  |
| LIN              | Connector (D-sub 9-pin) and transceiver (TJA1021T/20)                                        | 6 channels   |
| I <sup>2</sup> C | Pin header                                                                                   | 8 channels   |



## **Development environment and tools**

| Components    | Description                                        | Availability |
|---------------|----------------------------------------------------|--------------|
| CXPI          | Connector (D-sub 9-pin) and transceiver (S6BT112A) | 1 channel    |
| ADC           | Pin header                                         | 72 channels  |
| FlexRay       | Connector (D-sub 9-pin) and transceiver (AS8221)   | 2 channels   |
| Potentiometer | For controlling ADC. (Alps RK09K1130A8G)           | 1            |
| User buttons  | User controlled                                    | 5 buttons    |
| User LEDs     | Green LED                                          | 10 LEDs      |

#### **Connection diagram with tools** 3.1.2

The CYT2, CYT3, and CYT4 series MCUs have JTAG/SWD ports to connect with a debugging tool. The debug pin of SWD is shared with JTAG and is also shared with other functions, for example, TCPWM/SCB/LIN/CAN. For details, see the datasheet. Figure 5 shows an example of the basic connection diagram for CYT2, CYT3, and CYT4 series.



Figure 5 Basic connection diagram of CYT2, CYT3, CYT4 series

Cortex® debug + ETM connector Table 3

| Pin | Signal         | Pin | Signal                |
|-----|----------------|-----|-----------------------|
| 1   | vcc            | 2   | SWDIO/TMS             |
| 3   | GND            | 4   | SWDCLK/TCK            |
| 5   | GND            | 6   | SWO/TDO/EXTa/TRACECTL |
| 7   | KEY            | 8   | NC/EXTb/TDI           |
| 9   | GNDDetect      | 10  | nRESET                |
| 11  | GND/TgtPwr+Cap | 12  | TRACECLK              |
| 13  | GND/TgtPwr+Cap | 14  | TRACEDATA[0]          |
| 15  | GND            | 16  | TRACEDATA[1]          |



### **Development environment and tools**

| Pin Signal |     | Pin | Signal       |
|------------|-----|-----|--------------|
| 17         | GND | 18  | TRACEDATA[2] |
| 19         | GND | 20  | TRACEDATA[3] |

#### 3.2 Sample driver library

Infineon provides Sample Driver Library (SDL) including startup as sample software. The SDL provides a simple interface to access various peripherals and is used for system validation, hardware bring-up, benchmarks, feasibility studies, and demos. It also serves as a reference to customers, for drivers that are not covered by the official AUTOSAR products. The SDL cannot be used for production purposes as it does not qualify to any automotive standards. The SDL integrates device header files, startup code, and peripheral drivers. The SDL contains a set of firmware drivers that provide APIs for accessing the device specific resources.

#### 3.2.1 **SDL** structure

The SDL package includes startup, device header files, drivers providing APIs for each peripheral and their examples, and development tool support for GHS and IAR tool chains. The following shows the CYT2B SDL project structure as an example:

### **Code Listing 1**

| TVII_Sample_Driver_Library_revision | Top folder                                           |  |  |  |  |
|-------------------------------------|------------------------------------------------------|--|--|--|--|
|                                     |                                                      |  |  |  |  |
| —docs                               | Documents folder                                     |  |  |  |  |
| ├─common Common for TVI             | I-B-E-1M/2M, TVII-B-H-4M/8M, TVII-C-2D-6M folder     |  |  |  |  |
| hdr                                 |                                                      |  |  |  |  |
| cmsis                               |                                                      |  |  |  |  |
|                                     |                                                      |  |  |  |  |
| cmsis_armcc.h                       | CMSIS compiler ARMCC (Arm Compiler 5) header file    |  |  |  |  |
|                                     | CMSIS compiler armclang (Arm Compiler 6) header file |  |  |  |  |
|                                     | CMSIS compiler generic header file                   |  |  |  |  |
|                                     | CMSIS compiler GCC header file                       |  |  |  |  |
|                                     | CMSIS GHS specific definitions                       |  |  |  |  |
|                                     | CMSIS compiler ICCARM (IAR Compiler for Arm) header  |  |  |  |  |
|                                     | CMSIS Core(M) Version definitions                    |  |  |  |  |
|                                     | CMSIS Cortex-M0+ Core Peripheral Access Layer Header |  |  |  |  |
|                                     | CMSIS Cortex-M4 Core Peripheral Access Layer Header  |  |  |  |  |
|                                     | CMSIS Cortex-M7 Core Peripheral Access Layer Header  |  |  |  |  |
|                                     | CMSIS MPU API for Armv7-M MPU                        |  |  |  |  |
|                                     | Project-specific header file                         |  |  |  |  |
|                                     |                                                      |  |  |  |  |
| drivers                             |                                                      |  |  |  |  |
|                                     | CAN FD API                                           |  |  |  |  |



## **Development environment and tools**

## Code Listing 1

| cy_canfd.c          | CAN FD source file                    |
|---------------------|---------------------------------------|
| cy_canfd.h          | CAN FD header file                    |
|                     | XXX API                               |
| cy_xxx.c            | xxx source file                       |
| cy_xxx.h            | xxx header file                       |
|                     |                                       |
|                     |                                       |
| cy_button.c         | Button middleware source file         |
| cy_button.h         | Button middleware header file         |
| semihosting         |                                       |
| cy_semihosting.c    | Semihosting middleware source file    |
| cy_semihosting.h    | Semihosting middleware header file    |
|                     |                                       |
|                     | Software Timer middleware source file |
|                     | Software Timer middleware header file |
|                     |                                       |
| cy_mw_flash.c       | Simplified Flash API source file      |
| cy_mw_flash.h       | Simplified Flash API header file      |
| startup             |                                       |
|                     | GHS                                   |
| startup_cmOplus.arm |                                       |
|                     |                                       |
|                     |                                       |
|                     | IAR                                   |
| startup_cm0plus.s   |                                       |
|                     |                                       |
|                     |                                       |
| startup.c           | C startup code                        |
|                     | C startup code before main()          |
| -tviibe1m           | TVII-B-E-1M folder                    |
| hdr                 |                                       |
|                     | CANFD IP Register Definitions         |
|                     | CANFD IP definitions                  |
|                     | xxxxx IP definitions                  |
|                     |                                       |
|                     |                                       |
|                     | CANFD register definition header      |
|                     | xxxxx register definition header      |
|                     |                                       |
| src                 |                                       |
|                     |                                       |
|                     |                                       |
|                     | ADC source file                       |
|                     | ADC header file                       |
|                     |                                       |



## **Development environment and tools**

## Code Listing 1

|     | cpu                        |                                            |
|-----|----------------------------|--------------------------------------------|
| 1 1 | flash                      |                                            |
|     | sysclk                     |                                            |
|     | sysfit                     |                                            |
| 1 1 | examples                   |                                            |
| 1 1 | adc                        |                                            |
| 1 1 | canfd                      |                                            |
| 1 1 | :                          |                                            |
| 1 1 | system                     |                                            |
| 1 1 | system_cyt2b7.h            |                                            |
| 1 1 | system_tviibe1m_cm0plus.c  |                                            |
| 1 1 | system_tviibe1m_cm4.c      |                                            |
|     | cy_interrupt_map.c         | System interrupt handlers                  |
| 1 1 | cy_interrupt_map_cm0plus.h | System interrupt handlers CMO+ header file |
|     | cy_interrupt_map_cm4.h     | System interrupt handlers CM4 header file  |
| 1 1 | main_cm0plus.c             | Main file for CMO+                         |
|     | main_cm4.c                 | Main file for CM4                          |
|     | tools                      |                                            |
| 1 1 | ghs                        | GHS MULTI workspaces                       |
|     |                            |                                            |
| 1 1 | cym0plus.gpj               |                                            |
| 1 1 |                            |                                            |
|     |                            |                                            |
| 1 1 |                            |                                            |
| 1 1 |                            |                                            |
| 1 1 |                            |                                            |
| 1 1 |                            |                                            |
| 1 1 | debugging                  | For debugging                              |
| 1 1 |                            |                                            |
| 1 1 | tviibelm.con               |                                            |
| 1 1 | tviibelm.ghpcfg            |                                            |
|     | flash                      | For Flash execution                        |
| 1 1 | cm0plus                    |                                            |
|     |                            |                                            |
|     | cmOplus_only.ghsmc         |                                            |
|     | cm0plus_with_cm4.ghsmc     |                                            |
|     | sram                       | For RAM execution                          |
|     | cm0plus                    |                                            |
|     | cm4                        |                                            |
|     | cmOplus_only.ghsmc         |                                            |
|     | cm0plus_with_cm4.ghsmc     |                                            |
|     | iar                        | IAR workspaces                             |
|     | debugging                  |                                            |
|     | flash                      |                                            |



### **Development environment and tools**

### **Code Listing 1**

| setting     |                       |
|-------------|-----------------------|
|             |                       |
| —tviibe2m   | TVII-B-E-2M folder    |
| —tviibe4m   | TVII-B-E-4M folder    |
| -tviibe512k | TVII-B-E-512KB folder |
| -tviibh4m   | TVII-B-H-4M folder    |
| -tviibh8m   | TVII-B-H-8M folder    |
| -tviic2d4m  | TVII-C-2D-4M folder   |
| -tviic2d6m  | TVII-C-2D-6M folder   |

#### 3.2.2 CPU (CM0+ and CM4) startup sequence for CYT2B series

The following steps describe the startup sequence:

- 1. System reset (@0x0000 0000).
- 2. CM0+ executes ROM boot (@0x0000 0004).
- Applies trims.
- Applies debug access port (DAP) access restrictions and system protection from eFuse and supervisory b) flash.
- Authenticates FlashBoot (only in SECURE life-cycle stage) and transfers control to it.
- 3. CM0+ executes FlashBoot (from supervisory flash @0x1700 2000).
- Configures debug pins per the SWD/JTAG spec.
- 4. CM0+ starts execution of the user application.
- Moves the CM0+ vector table to the SRAM (updates CM0+ vector table base).
- Sets CM4\_VECTOR\_TABLE\_BASE (@0x4020 0200) to the location of the CM4 vector table mentioned in flash b) (specified in the CM4 linker definition file).
- Enables power for CM4. c)
- Continues execution of the CM0+ user application.
- 5. CM4 executes ROM boot (@0x0000 0004).
- CM4 branches to its reset handler. a)
- Continues execution of the CM4 user application.

Note:

The CPUSS IDENTITY and the CPUSS CM4\_PWR\_CTL registers are read from CM4 master in boot process. Therefore, these registers must allow read access from the CM4 master in boot process. See BootROM in architecture TRM for details.

#### 3.2.3 CPU (CM0+ and CM7) startup sequence for CYT4B/CYT4D series

The following steps describe the startup sequence:

- 1. System reset (@0x0000 0000).
- 2. CM0+ executes ROM boot (@0x0000 0004).
- Applies trims. a)
- Applies debug access port (DAP) access restrictions and system protection from eFuse and supervisory flash.



### **Development environment and tools**

- Authenticates FlashBoot (only in SECURE life-cycle stage) and transfers control to it.
- 3. CM0+ executes FlashBoot (from supervisory flash @0x1700 2000).
- Configures debug pins based on the SWD/JTAG spec.
- 4. CM0+ starts execution of the user application.
- Moves the CM0+ vector table to the SRAM (updates the CM0+ vector table base). a)
- Sets up wait states for different memory subsystems. b)
- Sets up root clocks and enables core external supply (PMIC), graphics subsystem, and so on. c)
- Sets clocks for CM7\_0 (CLK\_HF1) and CM7\_1 (CLK\_HF1). d)
- Sets CM7 0 (CM7 0 VECTOR TABLE BASE @0x4020 0200) and CM7 1 (CM7 1 VECTOR TABLE BASE @0x4020 0600) vector tables to the respective locations and mentioned in flash (specified in the linker definition file).
- Enables power for both the CPU cores CM7\_0 and CM7\_1. f)
- g) Disables CPU\_WAIT.
- Continues execution of the CM0+ user application. h)
- 5. CM7\_0 and/or CM7\_1 executes directly from either code flash or SRAM.
- CM7\_0/CM7\_1 branche to its reset handler. a)
- Continues execution of the CM7\_0/CM7\_1 user application. b)

Note:

The CPUSS\_IDENTITY, the CPUSS\_CM7\_0\_PWR\_CTL and the CPUSS\_CM7\_1\_PWR\_CTL registers are read from CM7 master in boot process. Therefore, these registers must allow read access from the CM7 master in boot process. See BootROM in architecture TRM for details.

#### 3.2.4 Startup flow example

The startup process is executed after the boot process completes. In the boot process, according to the lifecycle stage, protection status and debug access restriction setting are mainly performed, and application authentication is performed. In the startup process, initial settings necessary for program execution such as stack setting, RAM initialization, and clock settings are completed, and then execution jumps to the main routine. CM0+ executes the boot code after reset. CM4/CM7 will be activated after the boot process by the CM0+ user application.



### **Development environment and tools**





### **Development environment and tools**



Figure 6 **Device startup flow** 



### **Development environment and tools**

#### 3.2.5 Sample code

#### Sample code for CM0+ startup **Code Listing 2**

```
; * Start-up Code
.weak Reset Handler
       .section ".text", "ax"
       .thumb
Reset Handler:
start:
; Disable global interrupts
       CPSID I
; Update Vector Table Offset Register with address of user ROM table
; (will be updated later to user RAM table address in C startup code)
       LDR r0, = vector table
       LDR r1, =VTOR
       STR r0, [r1]
       DSB
; CMO+ bus width is 32-bit, but SRAM is built with 64-bit based ECC on Traveo II parts with
CM7 core
; Set CPUSS->RAMx CTL0.ECC CHECK DIS bits to avoid causing unintentional ECC faults during
startup while SRAM ECC has not been initialized yet
; Generic code can be used, even if RAMx CTLO (x > 0) registers are not implemented in a
; or if no ECC CHECK DIS bits are available in the registers in case of m4cpuss with 32-bit
ECC SRAM
      MOVS r0, #1
       LSLS r0, r0, #19
       LDR r1, =CPUSS RAM0 CTL0
       LDR r2, [r1]
       ORRS r2, r0
       STR r2, [r1]
       LDR r1, =CPUSS RAM1 CTL0
       LDR r2, [r1]
       ORRS r2, r0
       STR r2, [r1]
       LDR r1, =CPUSS RAM2 CTL0
       LDR r2, [r1]
       ORRS r2, r0
       STR r2, [r1]
; Initialize ECC of startup stack (needed for local variables in C startup code) by
processing 8 bytes per loop iteration,
```



### **Development environment and tools**

#### **Code Listing 2** Sample code for CM0+ startup

```
; because the ECC initialization feature uses this generic granularity that will cover any
memory (SRAM/TCM) in any TVII device
; Prerequisite: Stack Pointer (SP) has not been modified (from the vector table init value)
by above code (otherwise code must be adapted)
        MOVS r0, #0 ; clear value
        MOVS r1, #0 ; clear value
        LDR r2, Cy u32StartupStackStartAddress
startup stack ecc init loop:
        STM r2!, {r0, r1}
        CMP r2, sp
        BNE startup stack ecc init loop
; Call C startup code (no ANSI C context established yet!)
        LDR r7, =Startup Init
        BLX r7
; Call system library
        LDR r5, pool myaddr
        SUB
                r5, r5, 1
                                               ; unset the low order bit
myaddr:
        MOV r2, pc
        SUB
                r5, r2, r5
                                               ; Now r5 contains picbase
        MOV r0, 0
        MOV fp, r0
                                ; * No previous frame *
        LDR r0, pool baseptrs
        ADD r0, r0, r5; * Add in picbase *
        MOV r1, 0 ;* Clear argc reg *
        MOV r2, 0 ;* Clear argv reg *
        MOV r3, 0 ;* Clear envp reg *
        MOV r4, 0 ;* Clear global regs *
        MOV r5, 0
        MOV r6, 0
        LDR r7, = ghs ind crt0
        BLX r7
; Note: Control flow does not necessarily return here.
; On some tool-chains (e.g. IAR) control flow will never return from
; the system library.
Cy Main Exited:
           Cy_Main_Exited
        .endf _start
```



### **Development environment and tools**

#### **Code Listing 3** Sample code for CM0+ main function

```
int main(void)
    enable irq(); /* Enable global interrupts. */
   /* Enable CM4. CY CORTEX M4 APPL ADDR must be updated if CM4 memory layout is changed.
   Cy SysEnableCM4(CY CORTEX M4 APPL ADDR);
   /* Place your initialization/startup code here (e.g. MyInst Start()) */
   Cy GPIO Pin Init(USER LED0 PORT, USER LED0 PIN, &user led0 port pin cfg);
   for(;;)
       DELAY (150000);
       Cy_GPIO_Inv(USER_LED0_PORT, USER_LED0_PIN);
    }
}
```

#### **Code Listing 4** Sample code for CM4 startup

```
************************
      .weak Reset_Handler
      .section ".text", "ax"
      .thumb2
Reset Handler:
start:
; Disable global interrupts
      CPSID I
; Update Vector Table Offset Register with address of user ROM table
; (will be updated later to user RAM table address in C startup code)
      LDR r0, =__vector_table
      LDR r1, =VTOR
      STR r0, [r1]
      DSB
; Initialize ECC of startup stack (needed for local variables in C startup code) by
processing 8 bytes per loop iteration,
```



### **Development environment and tools**

#### **Code Listing 4** Sample code for CM4 startup

```
; because the ECC initialization feature uses this generic granularity that will cover any
memory (SRAM/TCM) in any TVII device
; Prerequisite: Stack Pointer (SP) has not been modified (from the vector table init value)
by above code (otherwise code must be adapted)
        MOVS r0, #0 ; clear value
        MOVS r1, #0 ; clear value
        LDR r2, Cy u32StartupStackStartAddress
startup stack ecc init loop:
        STRD r0, r1, [r2], #8
        CMP r2, sp
        BNE startup stack ecc init loop
; Call C startup code (no ANSI C context established yet!)
        LDR r7, =Startup Init
        BLX r7
; Call system library
        LDR r5, pool myaddr
        SUB
                r5, r5, 1
                                               ; unset the low order bit
myaddr:
        MOV r2, pc
        SUB
                r5, r2, r5
                                               ; Now r5 contains picbase
        MOV r0, 0
        MOV fp, r0
                                ; * No previous frame *
        LDR r0, pool baseptrs
        ADD r0, r0, r5; * Add in picbase *
        MOV r1, 0 ;* Clear argc reg *
        MOV r2, 0 ;* Clear argv reg *
        MOV r3, 0 ;* Clear envp reg *
        MOV r4, 0 ;* Clear global regs *
        MOV r5, 0
        MOV r6, 0
        LDR r7, = ghs ind crt0
        BLX r7
; Note: Control flow does not necessarily return here.
; On some tool-chains (e.g. IAR) control flow will never return from
; the system library.
Cy Main Exited:
           Cy_Main_Exited
        .endf _start
```



### **Development environment and tools**

### Code Listing 5 Sample code for CM7 startup

```
;* Start-up Code
.weak Reset_Handler
      .section ".text", "ax"
       .thumb2
Reset Handler:
start:
; Disable global interrupts
      CPSID I
; Update Vector Table Offset Register with address of user ROM table
; (will be updated later to user RAM table address in C startup code)
      LDR r0, =__vector_table
      LDR r1, =VTOR
      STR r0, [r1]
      DSB
; Allow write access to Vector Table Offset Register and ITCM/DTCM configuration register
(CPUSS_CM7_X_CTL.PPB_LOCK[3] and CPUSS_CM7_X_CTL.PPB_LOCK[1:0])
      LDR r1, =CPUSS IDENTITY
                                   ; first check master identity (CM7 0 or CM7 1?)
      LDR r0, [r1]
      LSR r0, r0, #8
      AND r0, r0, #0xf
      CMP r0, #MASTER_ID_CM7_0
      ITE EQ
                                   ; load address of corresponding CPUSS CM7 x CTL
register
      LDREQ r1, =CPUSS CM7 0 CTL
      LDRNE r1, =CPUSS_CM7_1_CTL
      LDR r0, [r1]
      BIC r0, r0, #0xb
      STR r0, [r1]
      DSB
; Enable ITCM and DTCM
      LDR r1, =ITCMCR
      LDR r0, [r1]
      ORR r0, r0, #0x7; Set ITCMCR.EN, .RMW and .RETEN fields
      STR r0, [r1]
      LDR r1, =DTCMCR
      LDR r0, [r1]
```



### **Development environment and tools**

### Code Listing 5 Sample code for CM7 startup

```
ORR r0, r0, #0x7; Set DTCMCR.EN, .RMW and .RETEN fields
        STR r0, [r1]
        DSB
        ISB
; Initialize ECC of startup stack (needed for local variables in C startup code) by
processing 8 bytes per loop iteration,
; because the ECC initialization feature uses this generic granularity that will cover any
memory (SRAM/TCM) in any TVII device
; Prerequisite: Stack Pointer (SP) has not been modified (from the vector table init value)
by above code (otherwise code must be adapted)
        MOVS r0, #0; clear value
        MOVS r1, #0 ; clear value
        LDR r2, Cy u32StartupStackStartAddress
startup_stack_ecc_init_loop:
        STRD r0, r1, [r2], #8
        CMP r2, sp
        BNE startup_stack_ecc_init_loop
; Call C startup code (no ANSI C context established yet!)
        LDR r7, =Startup Init
        BLX r7
; Call system library
        LDR r5, pool_myaddr
        SUB
                r5, r5, 1
                                               ; unset the low order bit
mvaddr:
        MOV r2, pc
        SUB
                r5, r2, r5
                                              ; Now r5 contains picbase
        MOV r0, 0
                               ; * No previous frame *
        MOV fp, r0
        LDR r0, pool baseptrs
        ADD r0, r0, r5; * Add in picbase *
        MOV r1, 0 ;* Clear argc reg *
        MOV r2, 0; * Clear argv reg *
        MOV r3, 0 ;* Clear envp reg *
        MOV r4, 0 ;* Clear global regs *
        MOV r5, 0
        MOV r6, 0
        LDR r7, = ghs_ind_crt0
        BLX r7
```



## **Development environment and tools**

#### **Code Listing 5** Sample code for CM7 startup

```
; Note: Control flow does not necessarily return here.
; On some tool-chains (e.g. IAR) control flow will never return from
; the system library.
Cy_Main_Exited:
          Cy Main Exited
        .endf _start
```

#### 3.3 **Peripheral drivers**

Peripheral drivers are a set of firmware drivers that provide APIs for accessing hardware. These APIs perform initialization and control activities of each peripheral.

#### **Peripheral drivers list** 3.3.1

Table 4 lists the peripheral drivers that Infineon provides for SDL.

Table 4 Peripheral drivers list

| No. | Module           | Description                                                                                                                                                                             | TRAVEO™ T2G family |          |       |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|-------|
|     |                  |                                                                                                                                                                                         | CYT2B              | CYT3B/4B | CYT4D |
| 1   | ADC              | Analog-to-digital converter                                                                                                                                                             | ✓                  | ✓        | ✓     |
| 2   | Audioss          | Sound subsystem for I2S, DAC, mixer, PWM, SG, TDM                                                                                                                                       | -                  | -        | ✓     |
| 3   | AXIDMA           | M-DMA on AXI bus                                                                                                                                                                        | _                  | -        | ✓     |
| 4   | CANFD            | CAN FD                                                                                                                                                                                  | ✓                  | ✓        | ✓     |
| 5   | CPU              | Enables core of CPU-specific features                                                                                                                                                   | ✓                  | ✓        | ✓     |
| 6   | CRYPTO           | Cryptography                                                                                                                                                                            | ✓                  | ✓        | ✓     |
| 7   | CXPI             | Manages communication over the CXPI interface                                                                                                                                           | ✓                  | -        | ✓     |
| 8   | DMA              | M-DMA, P-DMA                                                                                                                                                                            | ✓                  | ✓        | ✓     |
| 9   | ETHERNET         | Basic Ethernet driver supporting automotive and Gigabit Ethernet PHY                                                                                                                    | -                  | <b>√</b> | ✓     |
| 10  | EVTGEN           | Event generator                                                                                                                                                                         | ✓                  | ✓        | ✓     |
| 11  | FLASH            | Code Flash, Work Flash                                                                                                                                                                  | ✓                  | ✓        | ✓     |
| 12  | FLEXRAY          | Manages FlexRay communication                                                                                                                                                           | _                  | ✓        | _     |
| 13  | FPDLINK          | FPD-link or LVDS                                                                                                                                                                        | -                  | -        | ✓     |
| 14  | GPIO             | GPIO                                                                                                                                                                                    | ✓                  | ✓        | ✓     |
| 15  | GFX_ENV          | Graphics environment setup                                                                                                                                                              | _                  | -        | ✓     |
| 16  | l <sup>2</sup> S | Manage inter-IC sound. I2S is used to send digital audio streaming data to external I2S devices, such as audio codecs or simple DACs. It can also receive digital audio streaming data. | -                  | <b>√</b> | -     |
| 17  | IPC              | Inter-processor communication                                                                                                                                                           | ✓                  | ✓        | ✓     |



## **Development environment and tools**

| No.    | Module               | Description                                                                                                                                                                                                                                              | TRAVEO™ T2G family |          |       |
|--------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|-------|
|        |                      |                                                                                                                                                                                                                                                          | CYT2B              | CYT3B/4B | CYT4D |
| 18 LIN |                      | Local interconnect network                                                                                                                                                                                                                               | ✓                  | ✓        | ✓     |
| 19     | LVD                  | Provides LVD capabilities                                                                                                                                                                                                                                | ✓                  | ✓        | ✓     |
| 20     | MCWDT                | Multi-counter watchdog timers                                                                                                                                                                                                                            | ✓                  | ✓        | ✓     |
| 21     | MIPICSI2             | Video input                                                                                                                                                                                                                                              | -                  | -        | ✓     |
| 22     | MPU                  | Memory protection unit                                                                                                                                                                                                                                   | ✓                  | ✓        | ✓     |
| 23     | PROT                 | Protection unit                                                                                                                                                                                                                                          | ✓                  | ✓        | ✓     |
| 24     | SCB                  | Serial communication block (SCB) - EZI2C, SCB - I2C, SCB - SPI, SCB - UART                                                                                                                                                                               | ✓                  | <b>✓</b> | ✓     |
| 25     | SD_HOST              | Manages SD and eMMC devices                                                                                                                                                                                                                              | -                  | ✓        | _     |
| 26     | SMART IO             | Configure and access the Smart I/O hardware present between the GPIOs (pins) and HSIOMs (pin muxes) on select device ports. It can be used to perform simple logic operations on peripheral and GPIO signals at the GPIO port.                           |                    | <b>√</b> |       |
| 27     | SMIF                 | SPI-based communication interface for interfacing external memory devices to TRAVEO™ T2G. The SMIF supports octal-SPI, dual quad-SPI, quad-SPI, DSPI, and SPI. This interface also supports HYPERBUS™ interfaces like HYPERRAM™ and HYPERFLASH™ devices. | -                  | <b>✓</b> | ✓     |
| 28     | SROM                 | Internal SROM driver                                                                                                                                                                                                                                     | ✓                  | ✓        | ✓     |
| 29     | SYSCLK               | System clock                                                                                                                                                                                                                                             | _                  | ✓        | ✓     |
| 30     | SYSFLT               | System fault                                                                                                                                                                                                                                             | ✓                  | ✓        | ✓     |
| 31     | SYSINT               | System interrupt                                                                                                                                                                                                                                         | ✓                  | ✓        | ✓     |
| 32     | SYSLIB               | System library                                                                                                                                                                                                                                           | ✓                  | ✓        | ✓     |
| 33     | SYSPM                | System power management                                                                                                                                                                                                                                  | ✓                  | ✓        | ✓     |
| 34     | SYSREGHC/<br>SYSPMIC | REGHC/PMIC control and status – ✓                                                                                                                                                                                                                        |                    | <b>√</b> | _     |
| 35     | SYSRESET             | Provides APIs for reading reset reason and clearing them                                                                                                                                                                                                 |                    | <b>√</b> | ✓     |
| 36     | SYSRTC               | System real-time clock                                                                                                                                                                                                                                   | ✓                  | ✓        | ✓     |
| 37     | SYSTICK              | SysTick timer                                                                                                                                                                                                                                            | ✓                  | ✓        | ✓     |
| 38     | SYSWDT               | Free running watchdog timer                                                                                                                                                                                                                              | ✓                  | ✓        | ✓     |
| 39     | TCPWM                | Timer counter PWM                                                                                                                                                                                                                                        | ✓                  | ✓        | ✓     |
| 40     | TRIGMUX              | Trigger multiplexer                                                                                                                                                                                                                                      | ✓                  | ✓        | ✓     |



### **Development environment and tools**

#### 3.4 **Example usage of SDL with GHS MULTI**

#### **Environment for SDL** 3.4.1

This section describes the operation with CYT2B7 series SDL as an example.

SDL operational conditions:

• CPU: CYT2B7 series

TRAVEO™ T2G evaluation board Target board: IDE: GHS MULTI V7.1.4 (compiler version 2017.1.4)

Used API module GPIO

#### 3.4.2 Install GHS MULTI and SDL

Install GHS MULTI, set license, and set probe firmware in advance.

Install SDL according to SDL's instructions in advance.

#### 3.4.3 Setup debug script and configuration files

Using the scripts tvii\_detect.py and multi.irc, in

C:\...\TVII\_Sample\_Driver\_Library\_revision\misc\tools\ghs\debugging\AppData\_GHS, you can execute the run process.

The process includes configuring probe, connecting target, and downloading the program into RAM. You will also be able to use detect the debugger script (D) button and load the program to the RAM (R) button.

Copy the files, tvii\_detect.py and multi.irc to the <%APPDATA%\GHS> folder (that is, C:\Users\<LOGIN\_NAME>\AppData\Roaming\GHS) on the PC.

If you are unable to find the *AppData* folder, follow these steps to display the hidden folders:

- 1. In Windows Explorer, go to the **View** tab.
- 2. Click Options.
- 3. In the folder options dialog, go to the **View** tab.
- 4. Select show hidden files, folders, and drives.
- 5. Click OK.



## **Development environment and tools**

#### **Setup with MULTI** 3.4.4

1. Start the MULTI project manager and open the SDL project file: C: \...\TVII\_Sample\_Driver\_Library\_revision\tools\ghs\tviibe1m\_template.gpj



Figure 7 Select the SDL project



### **Development environment and tools**

2. For the build, select *sram.gpj* and click the **hammer** icon as shown in **Figure 8**. The build starts and successful messages appear as shown in **Figure 9**.



Figure 8 Build the project of SDL project



Figure 9 Build successful of the project of SDL project



### **Development environment and tools**

There are two debugging methods:

- 1. Debugging with download on the RAM
- 2. Debugging with download on the Flash

## 3.4.4.1 Debugging with download on the RAM

1. For execution on the RAM, select sram\cm0plus\_with\_cm4.ghsmc and click the **Bug** icon as shown in **Figure 10**. Debugging of the program on the RAM begins.



Figure 10 Debug the project of SDL project



### **Development environment and tools**

2. To enable the SDL project to detect the debugger script, click the **D** icon as shown in **Figure 11**.

```
ghs\sram\cm0plus\cm0plus.elf - MULTI Debugger
                                                                                                                                                                              X
    Debug View Browse Target TimeMachine Tools Config Windows Help
D
                       Status ☆ 106
7 107
   Target
   ☐ Unconnected Exe
☐ Traveo II
☐ cm0plus.elf Not Lo
                                                                                                           .rxFifoIntE
                                                                                                           .txFifoTriggerLev
.txFifoIntEnableM
                                                                                                                                  Click the D icon.
           cm4.elf
                                  110
                                  111
                                                /* Local Variables */
                                                uint8_t
uint8_t
                                                                                114
                                  115
                                                uint8 t
                                                int main(void)
                                  118
                                  119 1
                                 120 2 →
121 3
122 4
                                                     SystemInit();
                                                                  comment[] = "UART Test";
major = CY_SCB_DRV_VERSION_MAJOR;
minor = CY_SCB_DRV_VERSION_MINOR;
                                                     uint8_t
uint32_t
uint32_t
                                 122 4
123 5
124 6
125 7
126 8
127 9
                                                     __enable irq(); /* Enable global interrupts. */
/* Enable CM4. CY_CORTEX_M4_APPL_ADDR must be updated if CM4 memory layout is changed. */
Cy_SysEnableCM4(CY_CORTEX_M4_APPL_ADDR);
                                  128 10
129 11
                                                     /* Initialize Port and Clock */
                                  130 12
                                  131 13
132 14
                                                     Peripheral_Initialization();

✓ File: ..\.\src\main_cm0plus.c

                                                                                                                                                                               ~ (中 中)
Source
                                                                                           ∨ Func: main
 MULTI>
```

Figure 11 Debug the project of SDL project

3. To load the program to the RAM, click the R icon as shown in Figure 12. Loading of the program to the RAM begins.



**Load to RAM** Figure 12



### **Development environment and tools**

4. Click the **run** icon as shown in **Figure 13**.



Figure 13 Execution on RAM

When these operations are performed, both CM0+ and CM4 programs will be in the program running state as shown in Figure 14 and debugging will be possible. The board LED starts blinking.



**Running on the RAM** Figure 14



### **Development environment and tools**

## 3.4.4.2 Debugging with download on the Flash memory

1. For execution on the Flash memory, select flash\cm0plus\_with\_cm4.ghsmc and click the **Bug** icon as shown in **Figure 15**. Debugging of the program on the Flash memory begins.



Figure 15 Debug the project of SDL project



### **Development environment and tools**

2. To enable the SDL project to detect the debugger script, click the **D** icon as shown in **Figure 16**.

```
flash¥cm0plus¥cm0plus.elf - MULTI Debugger
| Source | File | Debug | Debug | File | Debug | Debu
              ile Debug View Browse Target TimeMachine Tools Config Windows Help
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     " D
                                                                                                                                                                                                                                                                                                                                                 .outVal = 0x00,
.driveMode = CY_GPIO_DM_STRONG_IN_OFF,
.hsiom = USER_LED_PIN_MUX,
.intGeg = 0,
.intGes = 0,
.slewRate = 0,
.driveSel = 0,
.vregg = 0,
.ibufMode = 0,
.vtripSel = 0,
.vtripSel = 0,
.vtripSel = 0,
.vofSel = 0,
.vofSel = 0,
.vofSel = 0,
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                Click the D icon.
                                                                                                                                                                                                                                                                                                                                                 /* Enable CM4. CY_CORTEX_M4_APPL_ADDR is calculated in linker script, check it in case of problems. */
Cy_SysEnableApplCore(CY_CORTEX_M4_APPL_ADDR);
                                                                                                                                                                                                                                                                                                                                                /" Place your initialization/startup code here (e.g. MyInst_Start()) ".
Cy_GPIO_Pin_Init(USER_LED_PORT, USER_LED_PIN, &user_led_port_pin_cfg);
                                                                                                                                                                                                                                                                                                                                                                        // Wait 0.05 [s]
Cy_SysTick_DelayInUs(50000);
Cy_GPIO_Inv(USER_LED_PORT, USER_LED_PIN);
          ource > File: ..\.\src\main_cm0plus.c
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            ∨ Func: main
```

Debug the project of SDL project Figure 16

3. To load the program to the Flash memory, click the F icon as shown in Figure 17. Loading of the program to the Flash memory begins.



Figure 17 Load to Flash memory



### **Development environment and tools**

4. Click the run icon as shown in Figure 18.

```
File Debug View Brove Tary
                                                            .outVal = 0x00,
.driveMode = CY_GPIO_DM_STRONG_IN_OFF,
                                                                                                                          .intMask = 0,
.vtrip = 0,
.slewRate = 0,
.driveSel = 0,
.vregEn = 0,
.ibufMode = 0,
.vtripSel = 0,
.vrefSel = 0,
.vohSel = 0,
                                                                                                                                                                                                                                                                                    Click the run icon.
                                                                                                                  int main(void)
                                                                                                                          enable irq();
                                                                                                                          /* Enable CM4. CY_CORTEX_N4_APPL_ADOR is calculated in linker script, check it in case of problems. */
Cy_SysEnableApplCore(CY_CORTEX_N4_APPL_ADOR);
                                                                                                                          /" Place your initialization/startup code here (e.g. MyInst_Start()) "/
Cy_GPIO_Pin_Init(USER_LED_PORT, USER_LED_PIN, &user_led_port_pin_cfg);
                                                                                                                          for(;;)
{
                                                                                                                                  // Wait 0.05 [s]
Cy_SysTick_DelayInUs(50000);
Cy_GPIO_Inv(USER_LED_PORT, USER_LED_PIN);
Source V File: ...\srcman_cmoplus.c

Detected Traveo II (CYT2878CA8ES) Module

Block 17 (0x10988900-0x10087fff) rerasing...done

Block 17 (0x10988900-0x10087fff) programming...done

Block 17 (0x10988900-0x10087fff) verification...done

Flash programming complete

Target reset...done

Reset target via Cr00+ SCB_AIRCR_SYSRESETREQ and halt CN0+

Setting up trace (also check GHS trace options!). This may take a while...

PULITY
                                                                                                                                                                                                                     ∨ Func: main
```

**Execution on Flash memory** Figure 18

When these operations are performed, both CM0+ and CM4 programs will be in the program running state and debugging will be possible. The board LED starts blinking.



**Running on the Flash memory** Figure 19



### **Development environment and tools**

#### Example usage of SDL with IAR embedded workbench for Arm® 3.5

#### **Environment for SDL** 3.5.1

This section describes the operation with CYT2B7 series SDL as an example.

SDL operational conditions:

• CPU: CYT2B7 series

TRAVEO™ T2G evaluation board Target board:

• IDE: IAR Embedded Workbench for Arm® (compiler version 8.42.1)

Used API module GPIO

#### 3.5.2 Install GHS MULTI and SDL

Install IAR Embedded Workbench for Arm®, set the license, and I-Jet in advance.

Install SDL according to SDL's instructions in advance.

#### 3.5.3 **Setup with IAR EWARM**

There are two debugging methods:

- 1) Debugging with download on the RAM
- 2) Debugging with download on the Flash

#### Debugging with download on the RAM 3.5.3.1

1. Start IAR EW for Arm® and open the SDL work space file: C:\...\\TVII\_Sample\_Driver\_Library\_revision\tviibe1m\tools\iar\sram\tviibe1m\_sram\_cm0plus\_template.eww



### **Development environment and tools**



Figure 20 Select the SDL workspace

2. For the build, select *cm0plus.eww* on the workspace and right-click and select **Rebuild All** as shown in **Figure 21**. The Rebuild All process starts, and no errors and no warnings messages appear as shown in **Figure 22**.



Figure 21 Rebuild the project of SDL project



### **Development environment and tools**



Figure 22 Rebuild successful of the project of SDL project

3. To load the program to the RAM, click the **Download** icon as shown in **Figure 23**.



Figure 23 Debug the project of SDL project



### **Development environment and tools**

4. Click the **Go** icon as shown in **Figure 24**.



**Execution on RAM** Figure 24

When these operations are performed, both CM0+ programs will be in the program running state and debugging will be possible as shown in Figure 28. The board LED starts blinking.

#### Debugging with download on the Flash memory 3.5.3.2

1. Start the IAR EW for Arm® and open the SDL work space file:  $C: \ldots \setminus TVII\_Sample\_Driver\_Library\_revision \setminus tviibe1m \setminus tools \setminus iar \setminus flash \setminus tviibe1m\_flash\_cm0plus\_template.eww$ 



### **Development environment and tools**



Figure 25 Select the SDL workspace

2. For the build, select *cm0plus.eww* on the workspace and right-click and select **Rebuild All** as shown in **Figure 26**. The Rebuild All process starts, and no errors and no warnings messages appear as shown in **Figure 27**.



Figure 26 Rebuild the project of SDL project



## **Development environment and tools**



Figure 27 Rebuild successful of the project of SDL project

3. To load the program to the Flash memory, click the **Download** icon as shown in **Figure 28**.



Figure 28 Debug the project of SDL project



### **Development environment and tools**

4. Click the **Go** icon as shown in **Figure 29**.



**Execution on Flash memory** Figure 29

When these operations are performed, both CM0+ programs will be in the program running state and debugging will be possible as shown in Figure 29. The board LED starts blinking.

#### **Development tools** 3.6

**Table 5** lists the details of support development tools.

Table 5 **Development tools** 

| Vender                    | Emulators/probes        | Compiler                             |
|---------------------------|-------------------------|--------------------------------------|
| Green Hills Software Ltd. | GHS probe (5.6.4/5.6.6) | MULTI V7 (version 7.1.4)             |
| IAR Systems AB            | I-JET                   | Embedded Workbench for Arm® (8.42.1) |
| isystem ag                | i-TAG family            | -                                    |
| Lauterbach GmbH           | TRACE 32-ICE            | -                                    |



## **Development environment and tools**

#### Flash programming tools 3.7

Table 6 lists the supported flash programming tools. Infineon MiniProg3/4 programmer is for development purposes. For mass production purposes, JTAG programmer from a third-party is suitable.

Table 6 Flash programming tools

| Vender                | Flash programmer                   | Software                    | Notes                   |
|-----------------------|------------------------------------|-----------------------------|-------------------------|
| Infineon Technologies | Miniprog3                          | Infineon Programmer 1.0     | Support only for CYT2B7 |
| AG                    | Miniprog4                          | Infineon Auto Flash Utility |                         |
| SEGGER                | J-Link                             | J-Flash                     |                         |
| Microcontroller GmbH  | Flasher Arm® (for mass production) |                             |                         |
| DTS Insight Corp.     | NETIMPRESS AF430                   | Remote Controller AZ490     |                         |

CYTVII-B-E-1M-xxx-CPU/CYTVII-B-H-8M-xxx-CPU/CYTVII-C-2D-6M-xxx-CPU has the Cortex® debug connector for both functions JTAG and SWD. SWD compatible with MiniProg3.

**Table 7** lists the pin assignment for Cortex® debug connector.

Table 7 **Cortex® debug connector** 

| Pin | Signal     |
|-----|------------|
| 1   | vcc        |
| 2   | SWDIO/TMS  |
| 3   | GND        |
| 4   | SWDCLK/TCK |
| 5   | GND        |
| 6   | SWO/TDO    |
| 7   | KEY        |
| 8   | NC/TDI     |
| 9   | GNDDetect  |
| 10  | nRESET     |



**Summary** 

#### 4 **Summary**

This application note guided you to set up TRAVEO™ T2G development environment. Infineon provides a wealth of evaluation boards and sample software to help you get started with TRAVEO™ T2G family. To evaluate the CYT2/CYT3/CYT4 series evaluation boards, contact your sales representative or Infineon **Technical Support.** 



## Glossary

### **Glossary** 5

#### Table 8 Glossary

| Description g-to-digital converter notive safety integrity level-B coller Area Network with Flexible Data rate x® microcontroller software interface standard cography accelerator extension peripheral interface memory access dded Trace Macrocell generator |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| notive safety integrity level-B coller Area Network with Flexible Data rate  x® microcontroller software interface standard cography accelerator extension peripheral interface memory access dded Trace Macrocell                                             |  |  |
| oller Area Network with Flexible Data rate  x® microcontroller software interface standard  ography accelerator  extension peripheral interface  memory access  dded Trace Macrocell                                                                           |  |  |
| microcontroller software interface standard ography accelerator extension peripheral interface memory access dded Trace Macrocell                                                                                                                              |  |  |
| extension peripheral interface memory access dded Trace Macrocell                                                                                                                                                                                              |  |  |
| extension peripheral interface memory access dded Trace Macrocell                                                                                                                                                                                              |  |  |
| memory access<br>dded Trace Macrocell                                                                                                                                                                                                                          |  |  |
| dded Trace Macrocell                                                                                                                                                                                                                                           |  |  |
|                                                                                                                                                                                                                                                                |  |  |
| generator                                                                                                                                                                                                                                                      |  |  |
| and display link                                                                                                                                                                                                                                               |  |  |
| anel display link                                                                                                                                                                                                                                              |  |  |
| s Ethernet                                                                                                                                                                                                                                                     |  |  |
| al-purpose input/output                                                                                                                                                                                                                                        |  |  |
| processor communication                                                                                                                                                                                                                                        |  |  |
| est action group                                                                                                                                                                                                                                               |  |  |
| Interconnect Network                                                                                                                                                                                                                                           |  |  |
| counter watchdog timers                                                                                                                                                                                                                                        |  |  |
| ory protection unit                                                                                                                                                                                                                                            |  |  |
| oltage differential signaling                                                                                                                                                                                                                                  |  |  |
| e industry processor interface                                                                                                                                                                                                                                 |  |  |
| ra serial interface-2                                                                                                                                                                                                                                          |  |  |
| protection unit                                                                                                                                                                                                                                                |  |  |
| read-while-write                                                                                                                                                                                                                                               |  |  |
| communication block                                                                                                                                                                                                                                            |  |  |
| le Driver Library                                                                                                                                                                                                                                              |  |  |
| wire debug                                                                                                                                                                                                                                                     |  |  |
| m clock                                                                                                                                                                                                                                                        |  |  |
| n fault                                                                                                                                                                                                                                                        |  |  |
| m interrupt                                                                                                                                                                                                                                                    |  |  |
| system library                                                                                                                                                                                                                                                 |  |  |
| n power management                                                                                                                                                                                                                                             |  |  |
| urrent regulator                                                                                                                                                                                                                                               |  |  |
| m real-time clock                                                                                                                                                                                                                                              |  |  |
| k timer                                                                                                                                                                                                                                                        |  |  |
| unning watchdog timer                                                                                                                                                                                                                                          |  |  |
| counter PWM                                                                                                                                                                                                                                                    |  |  |
| r multiplexer                                                                                                                                                                                                                                                  |  |  |
|                                                                                                                                                                                                                                                                |  |  |



### **Related documents**

#### **Related documents** 6

The following are the TRAVEO™ T2G family series application notes, datasheets and technical reference manuals. Contact **Technical Support** to obtain these documents.

| Table 9  | Dolated | documents |
|----------|---------|-----------|
| i able 9 | Related | aocuments |

| rable 9 Related documents                                                                                                           |                                                                                                                                                                          |  |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Documents                                                                                                                           | Description                                                                                                                                                              |  |
| Application notes                                                                                                                   |                                                                                                                                                                          |  |
| Hardware design guide for the TRAVEO™ T2G family                                                                                    | Describes how to set up a hardware environment for TRAVEO™ T2G.                                                                                                          |  |
| Device datasheet                                                                                                                    |                                                                                                                                                                          |  |
| CYT2B7 datasheet 32-bit Arm® Cortex®-M4F microcontroller TRAVEO™ T2G family                                                         | Describes the functions and electrical specifications of the target product. It also includes product specific information such as address map, I/O map, pin assignment, |  |
| CYT2B9 datasheet 32-bit Arm® Cortex®-M4F microcontroller TRAVEO™ T2G family                                                         |                                                                                                                                                                          |  |
| CYT4BF datasheet 32-bit Arm® Cortex®-M7 microcontroller TRAVEO™ T2G family                                                          | alternate function pin assignments,<br>interrupt source list, trigger group,<br>peripheral clocks, faults, bus masters                                                   |  |
| CYT4DN datasheet 32-bit Arm <sup>®</sup> Cortex <sup>®</sup> -M7 microcontroller TRAVEO <sup>™</sup> T2G family (Doc No. 002-24601) | periprieral clocks, radits, bus musicis                                                                                                                                  |  |
| CYT3BB/4BB datasheet 32-bit Arm® Cortex®-M7 microcontroller TRAVEO™ T2G family                                                      |                                                                                                                                                                          |  |
| CYT3DL datasheet 32-bit Arm <sup>®</sup> Cortex <sup>®</sup> -M7 microcontroller TRAVEO™ T2G family (Doc No. 002-27763)             |                                                                                                                                                                          |  |
| Architecture technical reference manual                                                                                             |                                                                                                                                                                          |  |
| TRAVEO™ T2G automotive body controller entry family architecture technical reference manual (TRM)                                   | Describes the architecture and functioning of product family                                                                                                             |  |
| TRAVEO™ T2G automotive body controller high family architecture technical reference manual (TRM)                                    | <u> </u>                                                                                                                                                                 |  |
| TRAVEO™ T2G automotive cluster 2D family architecture technical reference manual (TRM) (Doc No. 002-25800)                          |                                                                                                                                                                          |  |
| Registers technical reference manual                                                                                                |                                                                                                                                                                          |  |
| TRAVEO™ T2G automotive body controller entry registers technical reference manual (TRM) for CYT2B7                                  | Describes the registers list, the initial values, and attributes of the registers of product                                                                             |  |
| TRAVEO™ T2G automotive body controller entry registers technical reference manual (TRM) for CYT2B9                                  | family                                                                                                                                                                   |  |
| TRAVEO™ T2G automotive body controller high registers technical reference manual (TRM) for CYT4BF                                   |                                                                                                                                                                          |  |
| TRAVEO™ T2G automotive body controller high registers technical reference manual (TRM) for CYT3BB/4BB                               |                                                                                                                                                                          |  |
| TRAVEO™ T2G automotive cluster 2D registers technical reference manual (TRM) for CYT4DN (Doc No. 002-25923)                         |                                                                                                                                                                          |  |
| TRAVEO™ T2G automotive cluster 2D registers technical reference manual (TRM) for CYT3DL (Doc No. 002-29854)                         |                                                                                                                                                                          |  |



## **Revision history**

# **Revision history**

| Document<br>version | Date of release | Description of changes                                                                                                                                                                            |
|---------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **                  | 2017-12-26      | New application note.                                                                                                                                                                             |
| *A                  | 2019-01-24      | Updated Associated Part Family as "Traveo II Family CYT2B/CYT4B Series".  Added target part numbers "CYT2B9 Series" and "CYT4BF Series" related information in all instances across the document. |
| *B                  | 2019-05-07      | Updated Associated Part Family as "Traveo™ II Family CYT2B/CYT4B/CYT4D Series".                                                                                                                   |
|                     |                 | Added target part numbers "CYT4D Series" related information in all instances across the document.                                                                                                |
|                     |                 | Updated Feature Set:                                                                                                                                                                              |
|                     |                 | Added "CYT4D Series".                                                                                                                                                                             |
|                     |                 | Updated Development Environment and Tools:                                                                                                                                                        |
|                     |                 | Updated Peripheral Drivers:                                                                                                                                                                       |
|                     |                 | Updated Peripheral Drivers List:                                                                                                                                                                  |
|                     |                 | Updated "Table 4. Peripheral Drivers List".                                                                                                                                                       |
|                     |                 | Updated Example Usage of SDL with GHS MULTI:                                                                                                                                                      |
|                     |                 | Added "Install GHS MULTI and SDL".                                                                                                                                                                |
|                     |                 | Added "Setup debug script and configuration files".                                                                                                                                               |
|                     |                 | Updated Flash Programming Tools:                                                                                                                                                                  |
|                     |                 | Updated "Table 6. Flash Programming Tools".                                                                                                                                                       |
|                     |                 | Updated Glossary.                                                                                                                                                                                 |
|                     |                 | Updated Related Documents.                                                                                                                                                                        |
| *C                  | 2020-03-24      | Updated Associated Part Family as "Traveo™ II Family CYT2/CYT3/CYT4 Series".                                                                                                                      |
|                     |                 | Changed target part numbers from "CYT2B/CYT4B/CYT4D Series" to "CYT2/CYT4 Series" in all instances across the document.                                                                           |
|                     |                 | Added target part numbers "CYT3 Series" in all instances across the document.                                                                                                                     |
| D.                  | 2020-09-14      | Updated Development Environment and Tools:                                                                                                                                                        |
|                     |                 | Updated Example Usage of SDL with GHS MULTI:                                                                                                                                                      |
|                     |                 | Updated Setup with MULTI:                                                                                                                                                                         |
|                     |                 | Updated almost entire section.                                                                                                                                                                    |
|                     |                 | Added "Example Usage of SDL with IAR Embedded Workbench for Arm".                                                                                                                                 |
| *E                  | 2021-03-29      | Added Summary.                                                                                                                                                                                    |
|                     |                 | Updated to Infineon template.                                                                                                                                                                     |
| *F                  | 2021-11-12      | Added Note on <b>3.2.2</b> and <b>3.2.3</b> .                                                                                                                                                     |

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-11-12 **Published by Infineon Technologies AG** 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

**Document reference** 002-20118 Rev. \*F

## IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of noninfringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.